跳转到主要内容

概览

描述

The 82P33913 synchronization system for IEEE 1588 is comprised of software and hardware designed to meet the needs of IEEE 1588 slave clock and master clock applications. The system includes a clock recovery servo software (Servo) that runs on an external processor and Synchronization Management Unit (SMU) hardware. The Servo recovers accurate and stable electrical synchronization signals from packet-based references generated by IEEE 1588 masters. The Servo is capable of filtering the effects of Packet Delay Variation (PDV) often present in IEEE 1588 unaware networks.

The SMU hardware provides tools to manage timing references, clock sources, and timing paths for IEEE 1588 and Synchronous Ethernet (SyncE) based clocks. The 82P33913 supports up to three independent timing paths that control IEEE 1588 clock synthesis, SyncE clock generation, and general-purpose frequency translation. The device supports physical layer timing with Digital PLLs (DPLLs) and it supports packet-based timing with Digitally Controlled Oscillators (DCOs). Input-to-input, input-to-output and output-to-output phase skew can all be precisely managed. The device outputs low-jitter clocks that can directly synchronize Ethernet interfaces; as well as SONET/SDH, and PDH interfaces and IEEE 1588 Time Stamp Units (TSUs).

For more information, please contact your local Renesas sales representative.

特性

  • Includes clock recovery servo software, and Synchronization Management Unit (SMU) hardware
  • Implements ITU-T telecom profiles
  • Operates as IEEE 1588/PTP slave or master
  • Recovers accurate and stable synchronization signals from packet-based IEEE 1588/PTP master
  • Reference trackers filter packet synchronization noise from IEEE 1588 unaware networks
  • PTP clocks comply with ITU-T G.8273.2 and G.8263
  • Physical layer clocks comply with ITU-T G.8262 for Synchronous Ethernet Equipment Clock (EEC), G.8262.1 Enhanced Synchronous Ethernet Equipment Clock (eEEC), G.813 for Synchronous Equipment Clock (SEC), and Telcordia GR-253-CORE for Stratum 3 and SONET Minimum Clock (SMC)
  • System-wide precise 1PPS (Pulse Per Second) time of day alignment is supported with programmable input-to-input, input-to-output and output-to-output phase delays: Sub-ns resolution
  • Generates clocks for Ethernet, SONET/SDH, and PDH interfaces: jitter generation < 1ps RMS (12kHz to 20MHz)
  • Eases local oscillator sourcing by supporting any of eight common TCXO/OCXO frequencies for the System Clock: 10MHz, 12.8MHz, 13MHz, 19.44MHz, 20MHz, 24.576MHz, 25MHz, or 30.72MHz
  • 72-VFQFPN package
  • Supported by Renesas' Timing Commander™ Software

产品对比

应用

文档

设计和开发

软件与工具

软件与工具

Software title
Software type
公司
Timing Commander
Timing Commander™ 是一个基于 Windows™ 的创新软件平台,通过这个平台,系统设计工程师可以通过直观且灵活的图形用户界面 (GUI) 对精密的计时设备进行配置、编程和监控。
Code Generator 瑞萨电子
1 item

软件下载

类型 文档标题 日期
软件和工具 - 软件 登录后下载 ZIP 18.01 MB
软件和工具 - 其他 登录后下载 TCP 3.31 MB
2 items

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - BSDL BSD 15 KB
1 item

产品选项

当前筛选条件

视频和培训