跳转到主要内容

概览

描述

The 8V31012 is a 1-to-12 differential HCSL fanout buffer designed to translate any differential signal levels to differential HCSL output levels. An external reference resistor is used to set the value of the current supplied to an external load/termination resistor. The load resistor value is chosen to equal the value of the characteristic line impedance of 50Ω. The 8V31012 is characterized to an operating supply voltage of 3.3V.

The differential HCSL outputs, accurate crossover voltage, and duty cycle make the 8V31012 ideal for interfacing to PCI Express and FBDIMM applications.

特性

  • Twelve differential HCSL outputs
  • Translates any differential input signal (LVPECL, LVHSTL, LVDS, HCSL) to HCSL levels without external bias networks
  • Maximum output frequency: 250MHz
  • Output skew: 265ps (typical)
  • VOH: 850mV (maximum)
  • Full 3.3V supply voltage
  • Available in a lead-free (RoHS 6) package
  • -40 °C to 85 °C ambient operating temperature

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

产品选项

当前筛选条件

视频和培训

PCIe Clocking Architectures (Common and Separate)

This is the first video in our PCIe series. In this video, we define PCIe architectures, focusing on common and separate clock architectures. Watch the rest of the video series below where Ron will cover the impact of different timing architectures.

Watch the Video Series Below