Lead Count (#) | 48 |
Pkg. Code | NBG48 |
Pitch (mm) | 0.5 |
Pkg. Type | VFQFPN |
Pkg. Dimensions (mm) | 7.0 x 7.0 x 0.8 |
Moisture Sensitivity Level (MSL) | 3 |
Pb (Lead) Free | Yes |
ECCN (US) | NLR |
HTS (US) | 8542390001 |
Lead Count (#) | 48 |
Carrier Type | Reel |
Moisture Sensitivity Level (MSL) | 3 |
Qty. per Reel (#) | 2000 |
Qty. per Carrier (#) | 0 |
Pb (Lead) Free | Yes |
Pb Free Category | e3 Sn |
Temp. Range | -40 to +85°C |
Country of Assembly | Taiwan |
Country of Wafer Fabrication | Singapore |
Channels (#) | 4 |
Core Voltage (V) | 2.5, 3.3 |
Diff. Inputs | 2 |
Diff. Outputs | 4 |
Family Name | ClockMatrix |
Fractional Output Dividers (#) | 4 |
Function | Multi-channel DPLL / DCO |
Input Freq (MHz) | 0.001 - 1000 |
Input Type | HCSL, LVDS, LVHSTL, LVPECL, SSTL |
Inputs (#) | 4 |
Length (mm) | 7 |
MOQ | 2000 |
Output Banks (#) | 4 |
Output Freq Range (MHz) | 0.0000005 - 1000 |
Output Skew (ps) | 50 |
Output Type | HSTL, LVCMOS, LVDS, LVHSTL, LVPECL, LVTTL |
Output Voltage (V) | 1.2, 1.5, 1.8, 2.5, 3.3 |
Outputs (#) | 8 |
Phase Jitter Max RMS (ps) | 0.2 |
Phase Jitter Typ RMS (ps) | 0.15 |
Pitch (mm) | 0.5 |
Pkg. Dimensions (mm) | 7.0 x 7.0 x 0.8 |
Pkg. Type | VFQFPN |
Product Category | Clock Matrix |
Prog. Interface | I2C, SPI |
Reel Size (in) | 13 |
Reference Output | No |
Requires Terms and Conditions | Does not require acceptance of Terms and Conditions |
Spread Spectrum | No |
Tape & Reel | Yes |
Thickness (mm) | 0.8 |
Width (mm) | 7 |
Xtal Freq (KHz) | 25 - 54 |
The 8A34043 multi-channel Digital PLL/Digitally Controlled Oscillator (DPLL/DCO) provides tools to manage timing references, clock conversion, and timing paths for common communications protocols such as Synchronous Ethernet (SyncE), Optical Transport Network (OTN), and Common Public Radio Interface (CPRI). The device can be used to synchronize communication ports on line cards or daughter cards that are connected with synchronization sources across backplanes or other media. Digitally Controlled Oscillators (DCOs) are available to be controlled by OTN clock recovery servo software running on an external processor. Digital PLLs (DPLLs) support filtering of gapped clocks for OTN and hitless reference switching between references from redundant timing sources. The device supports multiple independent timing channels for clock generation; jitter attenuation and universal frequency translation. Input-to-input, input-to-output and output-to-output phase skew can all be precisely managed. The device outputs ultra-low-jitter clocks that can directly synchronize SerDes running at up to 28Gbps; as well as CPRI/OBSAI, SONET/SDH and PDH interfaces.
To see other devices in this product family, visit the ClockMatrix Timing Solutions page.