概览
描述
The 82P33714 Synchronous Equipment Timing Source (SETS) for Synchronous Ethernet (SyncE) provides tools to manage timing references, clock generation, and timing paths for SyncE-based clocks, per ITU-T G.8264 and ITU-T G.8262. The 82P33714 meets the requirements of ITU-T G.8262 for synchronous Ethernet Equipment Clocks (EECs) and ITU-T G.813 for Synchronous Equipment Clocks (SEC). The device outputs low-jitter clocks that can directly synchronize Ethernet interfaces; as well as SONET/SDH and PDH interfaces. For 10G-40G SyncE single-board applications, see the 82P33731.
Renesas' third-generation Universal Frequency Translator family also includes the 8T49N285 (2-in/1-PLL/8-out), 8T49N286 (4-in/2-PLL/8-out), and 8T49N287 (2-in/2-PLL/8-out), and the 8T49N242 (2-in/1-PLL/4-out).
Download the Altera and IDT Synchronous Ethernet Solution for ITU-T G.8262 white paper
特性
- Complies with ITU-T G.8262 for Synchronous Ethernet Equipment Clock (EEC), G.813 for Synchronous Equipment Clock (SEC), and Telcordia GR-253-CORE for Stratum 3 and SONET Minimum Clock (SMC)
- DPLLs lock to a wide range of reference clock frequencies including 10/100/1000 Ethernet, 10G Ethernet, OTN, SONET/SDH, PDH, TDM, GSM, CPRI/OBSAI and GNSS frequencies using fractional-N input dividers
- Generates clocks for Ethernet, SONET/SDH, and PDH interfaces: jitter generation <1ps RMS (12kHz to 20MHz)
- Automatic reference selection state machines select the active reference for each DPLL based on the reference monitors, priority tables, revertive and non-revertive settings, and other programmable settings
- Prevents output frequency corruption due to a bad PHY reference by accepting Loss of Signal (LOS) inputs from PHYs that immediately disqualify a reference
- DPLL1 can be configured as a DCO (Digitally Controlled Oscillator) to support IEEE 1588 based clock generation under external processor control
- Supports network timing master applications by locking to 1 PPS (Pulse Per Second) references from GPS or other GNSS sources
- Eases local oscillator sourcing by supporting any of eight common TCXO/OCXO frequencies for the System Clock: 10MHz, 12.8MHz, 13MHz, 19.44MHz, 20MHz, 24.576MHz, 25MHz or 30.72MHz
- Automatically loads configuration from an external EPROM after reset without processor intervention
- 72-pin QFN package
产品对比
应用
设计和开发
软件与工具
软件与工具
Software title
|
Software type
|
公司
|
---|---|---|
Timing Commander Timing Commander™ 是一个基于 Windows™ 的创新软件平台,通过这个平台,系统设计工程师可以通过直观且灵活的图形用户界面 (GUI) 对精密的计时设备进行配置、编程和监控。
|
Code Generator | 瑞萨电子 |
1 item
|
开发板与套件
Evaluation Board for 82P33814 Synchronization Management Unit for IEEE 1588 and Synchronous Ethernet
The 82EBP33814 evaluation board (EVB) for IEEE 1588 and Synchronous Ethernet allows the user to connect up to four differential ended and up to two single ended reference inputs via SMA connectors. The inputs can operate at any frequency from 1PPS to 650MHz. Synchronization functions are...
Evaluation Kit for 8T49N285, 8T49N286, 8T49N287
The EVK-UFT285-6-7 is designed to help the customer evaluate the 8T49N285, 8T49N286, and 8T49N287 devices. When the board is connected to a PC running Renesas' Timing CommanderTM software through USB, the device can be configured and programmed to generate frequencies with best-in-class...
模型
ECAD 模块
点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

产品选项
当前筛选条件