跳转到主要内容
注意 - 建议使用以下设备作为替代品:

概览

描述

The 508 is the most cost effective way to generate a high quality, high frequency CMOS clock output from a PECL clock input. The 508 has separate VDD supplies for the PECL input buffer and the output buffer, allowing different voltages to be used. For example, the input clock could use a 3.3 V supply while the output operates from 2.5V. The device has an Output Enable pin that tri-states the clock output when the OE pin is taken low. The 508 is a member of IDT's ClockBlocksTM family.

特性

  • Packaged in 8 pin SOIC (Pb-free) or die
  • Separate VDD supplies allow voltage translation
  • Clock frequency of 0 - 250 MHz
  • Duty cycle of 45/55
  • Operating voltages of 2.375 to 5.5V
  • Tri-state output for board level testing
  • 24mA output drive capability
  • Industrial temperature version available
  • Advanced, low power, sub-micron CMOS process

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

产品选项

当前筛选条件