跳转到主要内容

概览

描述

The 8305 is a low skew, 1-to-4, Differential/ LVCMOS-to-LVCMOS/LVTTL Fanout Buffer and a member of the family of High Performance Clock Solutions from IDT. The 8305 has selectable clock inputs that accept either differential or single ended input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Outputs are forced LOW when the clock is disabled. A separate output enable pin controls whether the outputs are in the active or high impedance state. Guaranteed output and part-to-part skew characteristics make the 8305 ideal for those applications demanding well defined performance and repeatability.

特性

  • Four LVCMOS / LVTTL outputs, 7Ω output impedance
  • Selectable differential or LVCMOS / LVTTL clock inputs
  • CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
  • LVCMOS_CLK supports the following input types: LVCMOS, LVTTL
  • Maximum output frequency: 350MHz
  • Output skew: 35ps (maximum)
  • Part-to-part skew: 700ps (maximum)
  • Additive phase jitter, RMS: 0.04ps (typical)
  • Power supply modes:
    Core/Output
    3.3V/3.3V
    3.3V/2.5V
    3.3V/1.8V
    3.3V/1.5V
  • 0°C to 70°C ambient operating temperature
  • Available in lead-free (RoHS 6) package

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 227 KB
1 item

产品选项

当前筛选条件