跳转到主要内容

概览

描述

The 854S006I is a low skew, high performance 1-to-6 Differential-to-LVDS Fanout Buffer. The CLK, nCLK pair can accept most standard differential input levels. The 854S006I is characterized to operate from either a 2.5V or a 3.3V power supply. Guaranteed output skew characteristics make the 854S006I ideal for those clock distribution applications demanding well defined performance and repeatability.

特性

  • Six differential LVDS outputs
  • One differential clock input pair
  • CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
  • Maximum output frequency: 1.7GHz
  • Translates any single ended input signal to LVDS levels with resistor bias on nCLK input
  • Output skew: 55ps (maximum)
  • Propagation delay: 850ps (maximum)
  • Additive phase jitter, RMS: 0.067ps (typical)
  • Full 3.3V or 2.5V power supply
  • -40°C to 85°C ambient operating temperature
  • Available in lead-free (RoHS 6) package

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 63 KB
模型 - IBIS ZIP 8 KB
2 items

产品选项

当前筛选条件