跳转到主要内容

概览

描述

The 2308B is a high-speed phase-lock loop (PLL) clock multiplier. It is designed to address high-speed clock distribution and multiplication applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The 2308B has two banks of four outputs each that are controlled via two select addresses. By proper selection of input addresses, both banks can be put in tri-state mode. In test mode, the PLL is turned off, and the input clock directly drives the outputs for system testing purposes. In the absence of an input clock, the 2308B enters power down, and the outputs are tri-stated. In this mode, the device will draw less than 25uA. The 2308B is available in six unique configurations for both prescaling and multiplication of the Input REF Clock. (See available options table.) The PLL is closed externally to provide more flexibility by allowing the user to control the delay between the input clock and the outputs. The 2308B is characterized for both Industrial and Commercial operation.

特性

  • Phase-Lock Loop Clock Distribution for Applications ranging from 10MHz to 133MHz operating frequency
  • Distributes one clock input to two banks of four outputs
  • Separate output enable for each output bank
  • External feedback (FBK) pin is used to synchronize the outputs to the clock input
  • Output Skew <200 ps
  • Low jitter <200 ps cycle-to-cycle
  • 1x, 2x, 4x output options (see table): - 2308B-1 1x - 2308B-2 1x, 2x - 2308B-3 2x, 4x - 2308B-4 2x - 2308B-1H, -2H, and -5H for High Drive
  • No external RC network required
  • Operates at 3.3V VDD
  • Available in SOIC and TSSOP packages

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 15 KB
模型 - IBIS ZIP 14 KB
2 items

产品选项

当前筛选条件