概览
描述
The 72V51456 multi-queue flow-control device is a single chip within which between 1 and 16 discrete FIFO queues can be setup. All queues within the device have common data input bus, (write port) and a common data output bus, (read port). Data written into the write port is directed to a respective queue via an internal de-multiplex operation, addressed by the user. Data read from the read port is accessed from a respective queue via an internal multiplex operation, addressed by the user.
特性
- Total Available Memory = 2,359,296 bits
- Available Memory in blocks of 256 x 36
- Independent Read and Write access per queue
- 100% Bus Utilization, Read and Write on every clock cycle
- 166 MHz High speed operation (6ns cycle time)
- 3.7ns access time
- Global Bus Matching - (All Queues have same Input Bus Width and Output Bus Width)
- User Selectable Bus Matching Options: – x36in to x36out – x18in to x36out – x9in to x36out – x36in to x18out – x36in to x9out
- FWFT mode of operation on read port
- JTAG Functionality (Boundary Scan)
- Available in a 256-pin PBGA package
- Industrial temperature range (-40C to +85C) is available
产品对比
应用
文档
相关文档
请登录后开启订阅
|
|
|
---|---|---|
类型 | 文档标题 | 日期 |
数据手册 | PDF 563 KB | |
EOL 通告 | PDF 1.43 MB | |
产品变更通告 | PDF 24 KB | |
产品变更通告 | PDF 80 KB | |
产品变更通告 | PDF 211 KB | |
产品变更通告 | PDF 26 KB | |
6 items
|
设计和开发
模型
ECAD 模块
点击产品选项表中的产品,查找 SamacSys 中的原理图符号、PCB 足迹和 3D CAD 模型。点击产品选项表中的产品,查找 SamacSys 中的原理图符号、PCB 足迹和 3D CAD 模型。

产品选项
当前筛选条件