跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
3.3V Zero Delay Clock Buffer

封装信息

CAD 模型:View CAD Model
Pkg. Type:SOIC
Pkg. Code:DCG16
Lead Count (#):16
Pkg. Dimensions (mm):9.9 x 3.9 x 1.5
Pitch (mm):1.27

环境和出口类别

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)3

产品属性

Pkg. TypeSOIC
Lead Count (#)16
Pb (Lead) FreeYes
Carrier TypeTube
C-C Jitter Max P-P (ps)175
Core Voltage (V)3.3
Feedback InputNo
Input Freq (MHz)10 - 133
Input TypeLVCMOS
Inputs (#)1
Length (mm)9.9
MOQ288
Moisture Sensitivity Level (MSL)3
Output Banks (#)3
Output Freq Range (MHz)10 - 133
Output Skew (ps)250
Output TypeLVCMOS
Output Voltage (V)3.3
Outputs (#)9
Package Area (mm²)38.6
Pb Free Categorye3 Sn
Pitch (mm)1.27
Pkg. Dimensions (mm)9.9 x 3.9 x 1.5
Prog. ClockNo
Qty. per Carrier (#)48
Qty. per Reel (#)0
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Temp. Range (°C)0 to 70°C
Thickness (mm)1.5
Width (mm)3.9

描述

The IDT2309B is a high-speed phase-lock loop (PLL) clock buffer, designed to address high-speed clock distribution applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The IDT2309B is a 16-pin version of the IDT2305B. The IDT2309B accepts one reference input, and drives two banks of four low skew clocks. The -1H version of this device operates at up to 133MHz frequency and has higher drive than the -1 device. All parts have on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. In the absence of an input clock, the IDT2309B enters power down, and the outputs are tri-stated. In this mode, the device will draw less than 25?A. The IDT2309B is characterized for both Industrial and Commercial operation.