跳转到主要内容
VersaClock 5 Low Power Programmable Clock Generator

封装信息

Lead Count (#) 24
Pkg. Code NLG24
Pitch (mm) 0.5
Pkg. Type VFQFPN
Pkg. Dimensions (mm) 4.0 x 4.0 x 0.9

环境和出口类别

Moisture Sensitivity Level (MSL) 1
Pb (Lead) Free Yes
ECCN (US) NLR
HTS (US) 8542390001

产品属性

Lead Count (#) 24
Carrier Type Tray
Moisture Sensitivity Level (MSL) 1
Qty. per Reel (#) 0
Qty. per Carrier (#) 490
Pb (Lead) Free Yes
Pb Free Category e3 Sn
Temp. Range -40 to +85°C
Country of Assembly Taiwan
Country of Wafer Fabrication Singapore
Price (USD) | 1ku 1.99037
Advanced Features Programmable Clock, Reference Output, Spread Spectrum
App Jitter Compliance PCIe Gen1, PCIe Gen2, PCIe Gen3
Architecture Common, SRNS
C-C Jitter Typ P-P (ps) 46
Core Voltage (V) 1.8, 2.5, 3.3
Family Name VersaClock 5
Input Freq (MHz) 1 - 200
Input Type Crystal, LVCMOS, LVPECL, LVDS, HCSL
Inputs (#) 2
Length (mm) 4
MOQ 490
NXP Processor Function Memory Clock, CPU/USB/Eth Clock
Output Banks (#) 4
Output Freq Range (MHz) 1 - 200
Output Skew (ps) 75
Output Type LVCMOS
Output Voltage (V) 1.8, 2.5, 3.3
Outputs (#) 5
Package Area (mm²) 16.0
Phase Jitter Max RMS (fs) 1500.000
Phase Jitter Max RMS (ps) 1.500
Phase Jitter Typ RMS (fs) 700.000
Phase Jitter Typ RMS (ps) 0.700
Pitch (mm) 0.5
Pkg. Dimensions (mm) 4.0 x 4.0 x 0.9
Pkg. Type VFQFPN
Prog. Clock Yes
Prog. Interface I2C, OTP
Reference Output Yes
Requires Terms and Conditions Does not require acceptance of Terms and Conditions
Spread Spectrum Yes
Supply Voltage (V) 1.8 - 1.8, 2.5 - 2.5, 3.3 - 3.3
Tape & Reel No
Thickness (mm) 0.9
Width (mm) 4
Xtal Freq (MHz) 8 - 40

描述

The IDT 5P49V5925 is low-power programmable clock generator with best-in-class jitter performance and design flexibility with LVCMOS outputs capable of generating any output frequency. The 5P49V5925 is intended for high performance consumer, networking, industrial, computing, and data-communications applications. Configurations may be stored in on-chip One-Time Programmable (OTP) memory or changed using I2C interface. This is Renesas' fifth generation of programmable clock technology (VersaClock® 5). The frequencies are generated from a single reference clock or crystal input. A glitchless manual switchover function allows one of the redundant clock inputs to be selected during normal operation.

Two select pins allow up to 4 different configurations to be programmed and accessible using processor GPIOs or bootstrapping. The different selections may be used for different operating modes (full function, partial function, partial power-down), regional standards (US, Japan, Europe) or system production margin testing. The device may be configured to use one of two I2C addresses to allow multiple devices to be used in a system.