跳转到主要内容
EEPROM Programmable VCXO Clock Generator

封装信息

Pitch (mm) 0.65
Lead Count (#) 28
Pkg. Dimensions (mm) 9.7 x 4.4 x 1.0
Pkg. Code PGG28
Pkg. Type TSSOP

环境和出口类别

Moisture Sensitivity Level (MSL) 1
Pb (Lead) Free Yes
ECCN (US) NLR
HTS (US) 8542390001

产品属性

Lead Count (#) 28
Carrier Type Tube
Moisture Sensitivity Level (MSL) 1
Qty. per Reel (#) 0
Qty. per Carrier (#) 50
Package Area (mm²) 42.7
Pitch (mm) 0.65
Pkg. Dimensions (mm) 9.7 x 4.4 x 1.0
Pb (Lead) Free Yes
Pb Free Category e3 Sn
Temp. Range -40 to +85°C
Advanced Features Programmable Clock, Spread Spectrum, Reference Output
Core Voltage (V) 3.3
Family Name VersaClock 3
Input Freq (MHz) 1 - 200
Input Type Crystal, LVCMOS
Inputs (#) 2
Length (mm) 9.7
MOQ 100
Output Banks (#) 7
Output Freq Range (MHz) 0.001 - 200
Output Skew (ps) 75
Output Type LVCMOS, LVPECL, LVDS, HCSL
Output Voltage (V) 3.3
Outputs (#) 9
Period Jitter Max P-P (ps) 80.000
Period Jitter Typ P-P (ps) 60.000
Pkg. Type TSSOP
Prog. Clock Yes
Prog. Interface I2C, EEPROM
Reference Output Yes
Requires Terms and Conditions Does not require acceptance of Terms and Conditions
Spread Spectrum Yes
Tape & Reel No
Thickness (mm) 1
Width (mm) 4.4

描述

The 5V19EE901 is a programmable clock generator intended for high performance data-communications, telecommunications, consumer, and networking applications. There are four internal PLLs, each individually programmable, allowing for four unique non-integer-related frequencies. The frequencies are generated from a single reference clock. The reference clock can come from one of the two redundant clock inputs. Automatic or manual switchover function allows any one of the redundant clocks to be selected during normal operation. The 5V19EE901 is in-system, programmable and can be programmed through the use of I2C interface. An internal EEPROM allows the user to save and restore the configuration of the device without having to reprogram it on power-up. Each of the four PLLs has an 7-bit reference divider and a 12-bit feedback divider. This allows the user to generate four unique non-integer-related frequencies. The PLL loop bandwidth is programmable to allow the user to tailor the PLL response to the application. For instance, the user can tune the PLL parameters to minimize jitter generation or to maximize jitter attenuation. Spread spectrum generation and/or fractional divides are allowed on two of the PLLs. There are a total of six 8-bit output dividers. Each output bank can be configured to support LVTTL, LVPECL, LVDS or HCSL logic levels. Out0 (Output 0) supports 3.3V single ended output only. The outputs are connected to the PLLs via a switch matrix. The switch matrix allows the user to route the PLL outputs to any output bank. This feature can be used to simplify and optimize the board layout. In addition, each output's slew rate and enable/disable function is programmable.