跳转到主要内容
Synchronization System For IEEE 1588

封装信息

CAD 模型:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG72
Lead Count (#):72
Pkg. Dimensions (mm):10.0 x 10.0 x 1.0
Pitch (mm):0.5

环境和出口类别

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)72
Carrier TypeTray
Moisture Sensitivity Level (MSL)3
Advanced FeaturesFull SETS (ITU-T G.8264), Hitless Reference Switching, Fractional-N Input Dividers, External Sync Input, External Feedback, DCO with Physical Layer Frequency Support, LOS Inputs, DCO, IEEE 1588 Clock Recovery Servo
Pkg. Dimensions (mm)10.0 x 10.0 x 1.0
Qty. per Reel (#)0
Qty. per Carrier (#)168
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
ApplicationSystem Synchronizer, IEEE 1588 Synthesizer
Channels (#)3
Clock SupportG.813, G.8262, GR-1244-CORE, GR-253-CORE, G.8273.2
Core Voltage (V)1.8V
Country of AssemblyTAIWAN
Country of Wafer FabricationTAIWAN
Diff. Inputs4
Diff. Outputs2
Input Freq (MHz)1.0E-6 - 650
Input Freq Range Type1PPS (1 Hz), TDM, DS1, E1, SONET/SDH, Ethernet, OTN, Sync Pulse
Input TypeLVCMOS, LVPECL, LVDS
Inputs (#)6
Length (mm)10
MOQ168
Output Freq Range (MHz)1.0E-6 - 650
Output Freq Range Type1PPS (1 Hz), TDM, DS1, E1, DS2, E3, DS3, 100BASE-T, STM-1/OC-3, STM-4/OC-12, 1000BASE-T/X, STM-16/OC-48
Output TypeLVCMOS, LVPECL, LVDS
Outputs (#)9
Package Area (mm²)100
Phase Jitter Typ RMS (ps)0.56
Pitch (mm)0.5
Pkg. TypeVFQFPN
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Thickness (mm)1
Width (mm)10
已发布No

描述

The 82P33913 synchronization system for IEEE 1588 is comprised of software and hardware designed to meet the needs of IEEE 1588 slave clock and master clock applications. The system includes a clock recovery servo software (Servo) that runs on an external processor and Synchronization Management Unit (SMU) hardware. The Servo recovers accurate and stable electrical synchronization signals from packet-based references generated by IEEE 1588 masters. The Servo is capable of filtering the effects of Packet Delay Variation (PDV) often present in IEEE 1588 unaware networks.

The SMU hardware provides tools to manage timing references, clock sources, and timing paths for IEEE 1588 and Synchronous Ethernet (SyncE) based clocks. The 82P33913 supports up to three independent timing paths that control IEEE 1588 clock synthesis, SyncE clock generation, and general-purpose frequency translation. The device supports physical layer timing with Digital PLLs (DPLLs) and it supports packet-based timing with Digitally Controlled Oscillators (DCOs). Input-to-input, input-to-output and output-to-output phase skew can all be precisely managed. The device outputs low-jitter clocks that can directly synchronize Ethernet interfaces; as well as SONET/SDH, and PDH interfaces and IEEE 1588 Time Stamp Units (TSUs).

For more information, please contact your local Renesas sales representative.