跳转到主要内容

概览

描述

The 8V89307 is an integrated solution for the Synchronous Equipment Timing Source supporting EEC-Option1 and EEC-Option2 clocks in Synchronous Ethernet equipment. The device has a high-quality DPLL to provide system clocks for node timing synchronization within a Synchronous Ethernet network. It also integrates an APLL for better jitter performance.

An input clock is automatically or manually selected. It supports three primary operating modes: Free-Run, Locked, and Holdover. In Free-Run mode, the DPLL refers to the master clock. In Locked mode, the DPLL locks to the selected input clock. In Holdover mode, the DPLL resorts to the frequency data acquired in Locked mode. Whatever the operating mode is, the DPLL gives a stable performance without being affected by operating conditions or silicon process variations.

The device provides programmable DPLL bandwidths: 15MHz to 560Hz and damping factors: 1.2 to 20 in 5 steps. Different settings cover all clock synchronization requirements.

A stable oscillator is required for the master clock in different applications. The master clock is used as a reference clock for all the internal circuits in the device. It can be calibrated within ±741ppm.

All the read/write registers are accessed through a microprocessor interface. The device supports Serial and I2C interfaces.

特性

  • Features 15MHz to 560Hz bandwidth
  • Provides node clock for ITU-T G.8261/G.8262 Synchronous Ethernet (SyncE)
  • Supports GR-253-CORE (OC-192) and ITU-T G.813 (STM-64) jitter generation requirements
  • Provides clocks for 1 Gigabit and 10 Gigabit Ethernet applications
  • 3.3V supply voltage
  • -40 °C to 85 °C ambient operating temperature
  • Available in lead-free (RoHS 6) package

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 45 KB
1 item

产品选项

当前筛选条件