跳转到主要内容
4-output Differential Buffer for PCIe Gen1

封装信息

CAD 模型:View CAD Model
Pkg. Type:SSOP
Pkg. Code:PYG28
Lead Count (#):28
Pkg. Dimensions (mm):10.2 x 5.3 x 1.73
Pitch (mm):0.65

环境和出口类别

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)28
Carrier TypeReel
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)1500
Qty. per Carrier (#)0
Chipset NameBlackford, Clarksboro, Greencreek, Lindenhurst, Twincastle
Input Freq (MHz)100 - 200
Output Voltage (V)0.8
Package Area (mm²)54.1
Pkg. Dimensions (mm)10.2 x 5.3 x 1.73
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Accepts Spread Spec InputYes
Advanced FeaturesHW PLL mode control
App Jitter CompliancePCIe Gen1
ArchitectureCommon
C-C Jitter Max P-P (ps)50
C-C Jitter Typ P-P (ps)35
Chipset ManufacturerIntel
Clock Spec.DB400
Core Voltage (V)3.3
Diff. Input SignalingHCSL
Diff. Inputs1
Diff. Output SignalingHCSL
Diff. Outputs4
Diff. Termination Resistors16
Feedback InputNo
Input TypeHCSL
Inputs (#)1
Length (mm)10.2
MOQ1500
Multiplication Value1
Multiply/Divide Value2
Output Banks (#)1
Output Freq Range (MHz)10 - 400
Output Skew (ps)50
Output TypeHCSL
Outputs (#)4
PLLYes
Pitch (mm)0.65
Pkg. TypeSSOP
Platform NameBensley, Caneland, Glidewell, Lindenhurst, Truland
Power Consumption Typ (mW)300
Prog. ClockNo
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelYes
Thickness (mm)1.73
Width (mm)5.3
已发布No

描述

The 9DB401 follows the Intel DB400 Differential Buffer Specification v2.0. This buffer provides four PCI-Express SRC clocks. The 9DB401 is driven by a differential input pair from a CK409/CK410/CK410M main clock generator, such as the 952601, 954101 or 954201. It provides outputs meeting tight cycle-to-cycle jitter (50 ps) and output-to-output skew (50ps) requirements.