跳转到主要内容
注意 - 建议使用以下设备作为替代品:

概览

描述

The 83940D is a low skew, 1-to-18 LVPECL-to- LVCMOS/LVTTL Fanout Buffer. The 83940D has two selectable clock inputs. The PCLK, nPCLK pair can accept LVPECL, CML, or SSTL input levels. The LVCMOS_CLK can accept LVCMOS or LVTTL input levels. The low impedance LVCMOS/LVTTL outputs are designed to drive 50Ω series or parallel terminated transmission lines. The 83940D is characterized at full 3.3V and 2.5V or mixed3.3V core, 2.5V output operating supply modes. Guaranteed output and part-to-part skew characteristics make the 83940D ideal for those clock distribution applications demanding well defined performance and repeatability.

特性

  • 18 LVCMOS/LVTTL outputs
  • Selectable LVCMOS_CLK or LVPECL clock inputs
  • PCLK, nPCLK supports the following input types: LVPECL, CML, SSTL
  • LVCMOS_CLK accepts the following input levels: LVCMOS or LVTTL
  • Maximum output frequency: 250MHz
  • Output skew: 150ps (maximum)
  • Part to part skew: 750ps (maximum)
  • Additive phase jitter, RMS: < 0.03ps (typical)
  • Full 3.3V and 2.5V or mixed 3.3V core, 2.5V output supply modes
  • 0°C to 70°C ambient operating temperature
  • Lead-Free package available

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 78 KB
1 item

产品选项

当前筛选条件