跳转到主要内容
注意 - 建议使用以下设备作为替代品:

概览

描述

The 8521I-03 is a low skew, 1-to-9 differential-to-LVHSTL fanout buffer. The device has two selectable clock inputs. Redundant clock pairs, CLK0, nCLK0 and CLK1, nCLK1 can accept most standard differential input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/de-assertion of the clock enable pin.

Guaranteed output skew and part-to-part skew characteristics make the 8521I-03 ideal for today’s most advanced applications, such as IA64 and static RAMs.

特性

  • 9 LVHSTL outputs
  • Redundant differential CLK0, nCLK0 and CLK1, nCLK1 inputs
  • CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
  • Maximum output frequency: 500MHz
  • Output skew: 50ps (maximum)
  • Part-to-Part skew: 250ps (maximum)
  • Propagation delay: 1.6ns (maximum)
  • VOH = 1V (maximum)
  • 3.3V core, 1.8V output operating supply voltages
  • -40 °C to 85 °C ambient operating temperature

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 42 KB
1 item

产品选项

当前筛选条件