跳转到主要内容
注意 - 建议使用以下设备作为替代品:

概览

描述

The 8543I is a low-skew, high-performance 1-to-4 differential-to-LVDS clock fanout buffer. Utilizing low voltage differential signaling (LVDS) the 8543I provides a low power, low noise, solution for distributing clock signals over controlled impedances of 100Ω. The 8543I has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The PCLK, nPCLK pair can accept LVPECL, CML, or SSTL input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/de-assertion of the clock enable pin.

Guaranteed output and part-to-part skew characteristics make the 8543I ideal for those applications demanding well-defined performance and repeatability.

特性

  • Four differential LVDS output pairs
  • Selectable differential CLK/nCLK or LVPECL clock inputs
  • CLK/nCLK pair can accept the following differential input levels:
    LVPECL, LVDS, LVHSTL, SSTL, HCSL
  • PCLK/nPCLK pair can accept the following differential input levels: LVPECL, CML, SSTL
  • Maximum output frequency: 650MHz
  • Translates any single-ended input signals to LVDS levels with resistor bias on nCLK input
  • Additive phase jitter, RMS: 0.164ps (typical)
  • Output skew: 40ps (maximum)
  • Part-to-part skew: 600ps (maximum)
  • Propagation delay: 2.6ns (maximum)
  • Full 3.3V supply mode
  • -40 °C to 85 °C ambient operating temperature
  • Available in a lead-free package

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的产品,查找 SamacSys 中的原理图符号、PCB 足迹和 3D CAD 模型。点击产品选项表中的产品,查找 SamacSys 中的原理图符号、PCB 足迹和 3D CAD 模型。
 

Diagram of ECAD Models

产品选项

当前筛选条件