跳转到主要内容
1:14 LVCMOS Clock Generator

封装信息

Lead Count (#) 52
Pkg. Code PPG52
Pitch (mm) 0.65
Pkg. Type TQFP
Pkg. Dimensions (mm) 10.0 x 10.0 x 1.4

环境和出口类别

Moisture Sensitivity Level (MSL) 2
Pb (Lead) Free Yes
ECCN (US) NLR
HTS (US) 8542390001

产品属性

Lead Count (#) 52
Carrier Type Reel
Moisture Sensitivity Level (MSL) 2
Qty. per Reel (#) 500
Qty. per Carrier (#) 0
Pb (Lead) Free Yes
Pb Free Category e3 Sn
Temp. Range 0 to 70°C
C-C Jitter Max P-P (ps) 90
Core Voltage (V) 3.3
Divider Value 4, 8, 12, 16, 24, 32, 48
Feedback Input Yes
Input Freq (MHz) 4.16 - 250
Input Type LVCMOS
Inputs (#) 2
Length (mm) 10
MOQ 1000
Output Banks (#) 3
Output Freq Range (MHz) 8.33 - 125
Output Signaling LVCMOS
Output Skew (ps) 175
Output Type LVCMOS
Output Voltage (V) 3.3
Outputs (#) 14
Package Area (mm²) 100.0
Period Jitter Max P-P (ps) 90.000
Phase Jitter Max RMS (ps) 15.000
Pitch (mm) 0.65
Pkg. Dimensions (mm) 10.0 x 10.0 x 1.4
Pkg. Type TQFP
Prog. Clock No
Reel Size (in) 13
Reference Output No
Requires Terms and Conditions Does not require acceptance of Terms and Conditions
Spread Spectrum No
Tape & Reel Yes
Thickness (mm) 1.4
VCO Max Freq (MHz) 500
VCO Min Freq (MHz) 200
Width (mm) 10

描述

The MPC9774 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9774 requires the connection of the PLL feedback output QFB to feedback input FB_IN to close the PLL feedback path. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9774 features frequency programmability between the three output banks outputs as well as the output to input relationships. Output frequency ratios of 1:1, 2:1, 3:1, 3:2 and 3:2:1 can be realized. Additionally, the device supports a separate configurable feedback output which allows for a wide variety of of input/output frequency multiplication alternatives. The VCO_SEL pin provides an extended PLL input reference frequency range. The REF_SEL pin selects the internal crystal oscillator or the LVCMOS compatible inputs as the reference clock signal. Two alternative LVCMOS compatible clock inputs are provided for clock redundancy support. The PLL_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The MPC9774 has an internal power–on reset. The MPC9774 is fully 3.3V compatible and requires no external loop filter components. All inputs (except XTAL) accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 ? transmission lines. For series terminated transmission lines, each of the MPC9774 outputs can drive one or two traces giving the devices an effective fanout of 1:12. The device is pin and function compatible to the MPC974 and is packaged in a 52-lead LQFP package.