跳转到主要内容
CPU Supervisor with 4k SPI EEPROM

封装信息

Pitch (mm) 0.65
Lead Count (#) 8
Pkg. Dimensions (mm) 3.0 x 3.0 x 0.85
Pkg. Code MRK
Pkg. Type MSOP

环境和出口类别

Moisture Sensitivity Level (MSL) 2
Pb (Lead) Free Yes
ECCN (US) EAR99
RoHS (X5043M8IZ) 下载
HTS (US)

产品属性

Lead Count (#) 8
Carrier Type Tube
Moisture Sensitivity Level (MSL) 2
Pitch (mm) 0.7
Pkg. Dimensions (mm) 3.0 x 3.0 x 0.00
Pb (Lead) Free Yes
Pb Free Category Pb-Free 100% Matte Tin Plate w/Anneal-e3
Temp. Range -40 to +85°C
Interface SPI
Length (mm) 3
MOQ 640
Manual Reset No
Parametric Category Voltage Supervisor & Reset ICs
Pkg. Type MSOP
Qualification Level Standard
Reset Output Type Active Low
Supply Voltage Vs Range 4.5 to 5.5, 4.5 to 5.5, 2.7 to 5.5, 2.7 to 5.5
Thickness (mm) 0
Width (mm) 3

描述

These devices combine four popular functions, Power-on Reset Control, Watchdog Timer, Supply Voltage Supervision, and Block Lock Protect Serial EEPROM Memory in one package. This combination lowers system cost, reduces board space requirements, and increases reliability. Applying power to the device activates the power-on reset circuit which holds RESET/RESET active for a period of time. This allows the power supply and oscillator to stabilize before the processor executes code. The Watchdog Timer provides an independent protection mechanism for microcontrollers. When the microcontroller fails to restart a timer within a selectable time out interval, the device activates the RESET/RESET signal. The user selects the interval from three preset values. Once selected, the interval does not change, even after cycling the power. The Device's low VCC detection circuitry protects the user's system from low voltage conditions, resetting the system when VCC falls below the minimum VCC trip point. RESET/RESET is asserted until VCC returns to proper operating level and stabilizes. Four industry standard VTRIP thresholds are available, however, Intersil's unique circuits allow the threshold to be reprogrammed to meet custom requirements or to fine-tune the threshold for applications requiring higher precision. The memory portion of the device is a CMOS Serial EEPROM array with Intersil's block lock protection. The array is internally organized as 512 x 8. The device features a Serial Peripheral Interface (SPI) and software protocol allowing operation on a simple four-wire bus. The device utilizes Intersil's proprietary Direct Write™ cell, providing a minimum endurance of 100, 000 cycles and a minimum data retention of 100 years.