跳转到主要内容

概览

描述

The evaluation kit supports electrical AC and DC measurements of the 8V19N850DNLGI, a fully integrated radio synchronizer and JESD204B/C clock jitter attenuator. The device on the board accepts any input frequency from 1Hz to 1GHz. Locked to a selected input, the device PLLs generate clock and SYSREF signals for converter reference frequency and data frame synchronization. The 8V19N850 supports two independent frequency domains: One generates transport network clocks, such as Ethernet frequencies at 4 outputs, and the other one generates radio base station clocks at 12 outputs (ADC/DAC reference clocks and SYSREF signals). Each frequency domain uses a Digital PLL (DPLL) for frequency translation, clock filtering, and jitter attenuation. The DPLLs provide a programmable bandwidth and a Digitally Controlled Oscillator (DCO) function for real-time frequency/phase adjustment.

特性

  • Board has SMA connectors to the relevant I/O of the device
    • 2 differential clock inputs
    • 4 differential digital outputs
    • 5 differential RF-PLL outputs
    • 5 SYSREF outputs (JESD204B/C)
    • Onboard EEPROM stores startup-configuration data
    • 4 GPIO controls
    • Selectable output buffer voltage
    • XO_DPLL and OSCI terminals can use a laboratory signal generator or OCXO/TCXO/XO components and a board
    • Laboratory power supply connectors
    • Serial port for configuration and register readout

应用

文档

设计和开发

软件与工具

软件下载

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

产品选项

当前筛选条件

支持

支持社区

支持社区

在线询问瑞萨电子工程社群的技术人员,快速获得技术支持。
浏览常见问题解答

常见问题

浏览我们的知识库,了解常见问题的解答。
提交工单

提交工单

需要咨询技术性问题或提供非公开信息吗?