跳转到主要内容

概览

描述

The evaluation kit supports the electrical evaluation process of the 8V19N882NVGI JESD204B/C clock jitter attenuator for all major device parameters including phase noise, spurious attenuation, clock frequency, output skew, phase alignment, device timing and the signal waveform. The device is a central source of phase-aligned clock and SYSREF signals in JESD204B/C applications.  Its two stage PLL architecture is optimized for jitter attenuation and low phase noise, high frequency clock generation. The first stage PLL uses an external VCXO component located on the evaluation board, the second stage uses an internal VCO or optionally, an external VCO. The internal VCO has a center frequency of 3.93216GHz allowing the generation of wireless infrastructure reference frequencies. The optional external VCO component, when populated and selected, can be anywhere in the range of 700MHz to 6GHz supporting arbitrary frequency plans. The evaluation board has a footprint for the optional external VCO used in the 2nd stage PLL. 

特性

  • Board has SMA connectors to the relevant I/O of the device
    • 2 differential clock inputs
    • 16 differential outputs –outputs can be configured as clock or as SYSREF
    • 1 differential output of the VCXO signal
    • Footprint for the optional VCO, 700MHz - 6GHz frequency range
    • Selectable output buffer voltage
    • Laboratory power supply connectors
    • Serial port for configuration and register readout

应用

文档

类型 文档标题 日期
手册 - 硬件 PDF 2.58 MB
原理图 PDF 363 KB
指南 PDF 413 KB
3 项目

设计和开发

软件与工具

软件下载

类型 文档标题 日期
软件和工具 - 其他 TCP 5.19 MB
1 项目

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

产品选项

当前筛选条件

支持

支持社区

支持社区

在线询问瑞萨电子工程社群的技术人员,快速获得技术支持。
浏览常见问题解答

常见问题

浏览我们的知识库,了解常见问题的解答。
提交工单

提交工单

需要咨询技术性问题或提供非公开信息吗?