跳转到主要内容

概览

描述

The IDT570 is a high-performance Zero Delay Buffer (ZDB) which integrates IDT's proprietary analog/digital Phase Locked Loop (PLL) techniques. The A version is recommended for 5 V designs and the B version for 3.3 V designs. The chip is part of IDT's ClockBlocks™ family, and was designed as a performance upgrade to meet today's higher speed and lower voltage requirements. The zero delay feature means that the rising edge of the input clock aligns with the rising edges of both output clocks, giving the appearance of no delay through the device. There are two outputs on the chip, one being a low-skew divide by two of the other output. The device incorporates an all-chip power down/tri-state mode that stops the internal PLL and puts both outputs into a high impedance state. The IDT570 is ideal for synchronizing outputs in a large variety of systems, from personal computers to data communications to graphIDT/video. By allowing off-chip feedback paths, the device can eliminate the delay through other devices.

特性

  • Packaged in 8-pin SOIC
  • Available in Pb (lead) free package
  • Pin-for-pin replacement and upgrade to IDT570M
  • Functional equivalent to AV9170 (not a pin-for-pin replacement).
  • Low input to output skew of 300 ps max (>60 MHz outputs)
  • Low skew (100ps) outputs. One is ÷ 2 of other
  • Ability to choose between 14 different multipliers from 0.5X to 32X
  • Output clock frequency up to 168 MHz at 3.3 V
  • Can recover degraded input clock duty cycle
  • Output clock duty cycle of 45/55
  • Power-down and Tri-State mode
  • Passes spread spectrum clock modulation
  • Full CMOS clock swings with 25 mA drive capability at TLL levels
  • Advanced, low power CMOS process
  • IDT570B has an operating voltage of 3.3 V
  • IDT570A has an operating voltage of 5.0V
  • Industrial temperature version available

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 6 KB
模型 - IBIS ZIP 3 KB
2 项目

产品选项

当前筛选条件

支持

支持社区

支持社区

在线询问瑞萨电子工程社群的技术人员,快速获得技术支持。
浏览常见问题解答

常见问题

浏览我们的知识库,了解常见问题的解答。
提交工单

提交工单

需要咨询技术性问题或提供非公开信息吗?

支持社区

  1. Multirole 例程发数据

    您好! 用DA14531-DA14585 586_Multirole 连接从机后,在user_catch_rest_hndl函数中,我用以下代码无法向从机发出数据,能否帮我分析下?谢谢了。 570  571 case GATTC_EVENT ...

    2021年3月16日