跳转到主要内容

概览

描述

The 571 is a high speed, high output drive, low phase noise Zero Delay Buffer (ZDB) which integrates IDT's proprietary analog/digital Phase Locked Loop (PLL) techniques. IDT introduced the world standard for these devices in 1992 with the debut of the AV9170, and updated that with the 570. The 571, part of IDT's ClockBlocks™ family, was designed to operate at higher frequencies, with faster rise and fall times, and with lower phase noise. The zero delay feature means that the rising edge of the input clock aligns with the rising edges of both outputs, giving the appearance of no delay through the device. There are two outputs on the chip, one being a low-skew divide by two of the other. The chip is ideal for synchronizing outputs in a large variety of systems, from personal computers to data communications to video. By allowing offchip feedback paths, the 571 can eliminate the delay through other devices. The use of dividers in the feedback path will enable the part to multiply by more than two.

特性

  • Packaged in 8-pin SOIC (Pb free)
  • Can function as low phase noise x2 multiplier
  • Low skew outputs. One is ÷2 of other
  • Input clock frequency up to 160 MHz at 3.3 V
  • Phase noise of better than -100 dBc/Hz from 1 kHz to 1 MHz offset from carrier
  • Can recover poor input clock duty cycle
  • Output clock duty cycle of 45/55 at 3.3 V
  • High drive strength for >100 MHz outputs
  • Full CMOS clock swings with 25 mA drive capability at TTL levels
  • Advanced, low power CMOS process
  • Operating voltages of 3.0 to 5.5 V

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 3 KB
1 item

产品选项

当前筛选条件