跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
2.5V Programmable Skew PLL Differential Clock Driver Teraclock

封装信息

Pkg. Type:PBGA
Pkg. Code:BBG144
Lead Count (#):144
Pkg. Dimensions (mm):13.0 x 13.0 x 1.76
Pitch (mm):1

环境和出口类别

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)3

产品属性

Pkg. TypePBGA
Lead Count (#)144
Pb (Lead) FreeYes
Carrier TypeTray
C-C Jitter Max P-P (ps)75
Core Voltage (V)2.5
Divider Value2, 4
Feedback Divider1 - 1, 2 - 2, 4 - 4
FunctionBuffer, Multiplexer
Hitless ProtectionYes
Input Freq (MHz)4.17 - 250
Input TypeHSTL, LVTTL, eHSTL, LVPECL
Inputs (#)3
Length (mm)13
MOQ63
Moisture Sensitivity Level (MSL)3
Output Banks (#)5
Output Freq Range (MHz)12.5 - 250
Output SignalingHSTL, LVTTL, eHSTL
Output Skew (ps)100
Output TypeHSTL, LVeHSTL
Output Voltage (V)2.5
Outputs (#)6
Package Area (mm²)169
Pb Free Categorye1 SnAgCu
Period Jitter Max P-P (ps)75
Pitch (mm)1
Pkg. Dimensions (mm)13.0 x 13.0 x 1.76
Qty. per Carrier (#)160
Qty. per Reel (#)0
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Temp. Range (°C)-40 to 85°C
Thickness (mm)1.76
VCO Max Freq (MHz)250
VCO Min Freq (MHz)50
Width (mm)13

描述

The 5T9110 is a 2.5V PLL differential clock driver intended for high-performance computing and data communications applications. A key feature of the programmable skew is the ability of outputs to lead or lag the REF input signal. The 5T9110 has six differential programmable skew outputs in six banks, including a dedicated differential feedback. Skew is controlled by 3-level input signals that may be hardwired to appropriate high-mid-low levels. The redundant input capability allows for a smooth change over to a secondary clock source when the primary clock source is absent. The feedback bank allows divide-by-functionality from 1 to 12 using the DS[1:0] inputs. This provides the user with frequency multiplication from 1 to 12 without using divided outputs for feedback. Each output bank also allows for a divide-by functionality of 2 or 4. The 5T9110 features a user-selectable, single-ended or differential input to six differential outputs. The differential clock driver also acts as a translator from a differential HSTL, eHSTL, 1.8V/2.5V LVTTL, LVEPECL, or single-ended 1.8V/2.5V LVTTL input to HSTL, eHSTL, or 1.8V/2.5V LVTTL outputs. The selectable interface is controlled by 3-level input signals that may be hardwired to appropriate high-mid-low levels. The differential outputs can be synchronously enabled/disabled. Additionally, when PE is held high, all the outputs are synchronized with the positive edge of the REF clock input. When PE is held low, all the outputs are synchronized with the negative edge of REF.