跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
2.5V LVDS,1:4 Glitchless Clock Buffer Terabuffer™ II

封装信息

CAD 模型:View CAD Model
Pkg. Type:TSSOP
Pkg. Code:PGG24
Lead Count (#):24
Pkg. Dimensions (mm):7.8 x 4.4 x 1.0
Pitch (mm):0.65

环境和出口类别

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)1

产品属性

Pkg. TypeTSSOP
Lead Count (#)24
Pb (Lead) FreeYes
Carrier TypeReel
Core Voltage (V)2.5
Hitless ProtectionYes
Input Freq (MHz)450 - 450
Input TypeLVTTL, HSTL, eHSTL, LVPECL, CML, LVDS
Inputs (#)2
Length (mm)7.8
MOQ3000
Moisture Sensitivity Level (MSL)1
Output Banks (#)1
Output Freq Range (MHz)450 - 450
Output SignalingLVDS
Output Skew (ps)50
Output TypeLVDS
Output Voltage (V)2.5
Outputs (#)4
Package Area (mm²)34.3
Pb Free Categorye3 Sn
Pitch (mm)0.65
Pkg. Dimensions (mm)7.8 x 4.4 x 1.0
Qty. per Carrier (#)0
Qty. per Reel (#)3000
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelYes
Temp. Range (°C)-40 to 85°C
Thickness (mm)1
Width (mm)4.4
已发布No

描述

The 5T93GL04 2.5V differential clock buffer is a user-selectable differential input to four LVDS outputs. The fanout from a differential input to four LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The 5T93GL04 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for a glitchless change-over from a primary clock source to a secondary clock source up to 450MHz. Selectable inputs are controlled by SEL. During the switchover, the output will disable low for up to three clock cycles of the previously-selected input clock. The outputs will remain low for up to three clock cycles of the newly-selected clock, after which the outputs will start from the newly-selected input. A FSEL pin has been implemented to control the switchover in cases where a clock source is absent or is driven to DC levels below the minimum specifications. The 5T9304 outputs can be asynchronously enabled/disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.