跳转到主要内容
Synchronization Management Unit (SMU) for IEEE 1588 and 10G/40G Synchronous Ethernet

封装信息

CAD 模型:View CAD Model
Pkg. Type:CABGA
Pkg. Code:BAG144
Lead Count (#):144
Pkg. Dimensions (mm):13.0 x 13.0 x 1.53
Pitch (mm):1

环境和出口类别

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)144
Carrier TypeTray
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)0
Qty. per Carrier (#)160
Pb (Lead) FreeYes
Pb Free Categorye1 SnAgCu
Temp. Range (°C)-40 to 85°C
Advanced FeaturesFull SETS (ITU-T G.8264), Hitless Reference Switching, Fractional-N Input Dividers, External Sync Input, External Feedback, VCXO-based APLL, DCO with Physical Layer Frequency Support, LOS Inputs
ApplicationSystem Synchronizer, IEEE 1588 Synthesizer
Channels (#)3
Clock SupportG.813, G.8262, GR-1244-CORE, GR-253-CORE, G.8273.2
Core Voltage (V)1.8
Diff. Inputs6
Diff. Outputs6
Input Freq (MHz)1.0E-6 - 650
Input Freq Range Type1PPS (1 Hz), Composite Clock (G.703 64kbps), TDM, DS1, E1, SONET/SDH, Ethernet, OTN, Sync Pulse
Input TypeLVCMOS, LVPECL, LVDS, AMI
Inputs (#)14
Length (mm)13
MOQ160
Output Freq Range (MHz)1.0E-6 - 650
Output Freq Range Type1PPS (1 Hz), Composite Clock (G.703 64kbps), TDM, DS1, E1, DS2, E3, DS3, 100BASE-T, STM-1/OC-3, STM-4/OC-12, 1000BASE-T/X, STM-16/OC-48, STM-64/OC-192/10GBASE-W, 10GBASE-R, XGMII/XAUI
Output TypeLVCMOS, LVPECL, LVDS, AMI
Outputs (#)14
Package Area (mm²)169
Phase Jitter Typ RMS (ps)0.23
Pitch (mm)1
Pkg. Dimensions (mm)13.0 x 13.0 x 1.53
Pkg. TypeCABGA
Price (USD)$49.77331
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Thickness (mm)1.53
Width (mm)13
已发布No

描述

The 82P33831 Synchronization Management Unit (SMU) provides tools to manage timing references, clock sources and timing paths for IEEE 1588 and Synchronous Ethernet (SyncE) based clocks. The device supports up to three independent timing paths that control: IEEE 1588 clock synthesis; SyncE clock generation; and general purpose frequency translation. The device supports physical layer timing with Digital PLLs (DPLLs) and it supports packet based timing with Digitally Controlled Oscillators (DCOs). Input-to-input, input-to-output and output-to-output phase skew can all be precisely managed. The device outputs low-jitter clocks that can directly synchronize 40GBASE-R, 10GBASE-R and 10GBASE-W and lower-rate Ethernet interfaces; as well as CPRI/OBSAI, SONET/SDH and PDH interfaces and IEEE 1588 Time Stamp Units (TSUs).