跳转到主要内容

特性

  • Two 0.7V current mode differential HCSL output pairs
  • Crystal oscillator interface: 25MHz
  • Output frequency: 100MHz
  • RMS phase jitter @ 100MHz (12kHz - 20MHz): 1.23ps (typical)
  • Cycle-to-cycle jitter: 25ps (maximum)
  • I2C support with readback capabilities up to 400kHz
  • Spread Spectrum for electromagnetic interference (EMI) reduction
  • 3.3V operating supply mode
  • -40°C to 85°C ambient operating temperature
  • Available in a lead-free (RoHS 6) package
  • PCI Express Gen 1, 2 and 3 jitter compliant

描述

The 841S102I is a PLL-based clock synthesizer specifically designed for PCI_Express™ Clock applications. This device generates a 100MHz differential HCSL clock from an input reference of 25MHz. The input reference may be derived from an external source or by the addition of a 25MHz crystal to the on-chip crystal oscillator. An external reference is applied to the XTAL_IN pin with the XTAL_OUT pin left floating.The device offers spread spectrum clock output for reduced EMI applications. An I2C bus interface is used to enable or disable spread spectrum operation as well as select either a down spread value of -0.35% or -0.5%.The 841S102I is available in a lead-free package.

产品参数

属性
Architecture Common
App Jitter Compliance PCIe Gen1, PCIe Gen2, PCIe Gen3
Diff. Outputs 2
Diff. Output Signaling HCSL
Supply Voltage (V) -
Advanced Features Programmable Clock, Spread Spectrum

封装选项

Pkg. Type Pkg. Dimensions (mm) Lead Count (#) Pitch (mm)
TSSOP 6.5 x 4.4 x 1.0 20 0.65

当前筛选条件

This is the first video in our PCIe series. In this video, we define PCIe architectures, focusing on common and separate clock architectures. Watch the rest of the video series below where Ron will cover the impact of different timing architectures.

Watch the Video Series Below