跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
Dual Output RF Frequency Synthesizer

封装信息

CAD 模型:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG56
Lead Count (#):56
Pkg. Dimensions (mm):8.0 x 8.0 x 0.85
Pitch (mm):0.5

环境和出口类别

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)56
Carrier TypeTray
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)0
Qty. per Carrier (#)260
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
Adjustable PhaseNo
Advanced FeaturesProgrammable Clock
C-C Jitter Max P-P (ps)25
Core Voltage (V)3.3
Divider Value1, 2, 3, 4, 6, 8, 16
Feedback Divider324 - 648, 162 - 324
Feedback Divider Resolution (bits)10
Frequency Plan2500 / Output_Divider
Input Freq (MHz)16 - 16
Input Ref. Divider Resolution (bits)1
Input TypeCrystal, LVCMOS
Inputs (#)2
JESD204B/C CompliantNo
Length (mm)8
MOQ260
Output Banks (#)2
Output Divider Resolution (bits)3
Output Freq Range (MHz)81 - 2592
Output SignalingLVPECL, LVDS
Output Skew (ps)15
Output TypeLVPECL, LVDS
Output Voltage (V)3.3
Outputs (#)2
Package Area (mm²)64
Phase Noise Supports GSMNo
Pitch (mm)0.5
Pkg. Dimensions (mm)8.0 x 8.0 x 0.85
Pkg. TypeVFQFPN
Price (USD)$20.27577
Product CategoryJESD204B/C
Prog. ClockYes
Prog. InterfaceI2C
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Synthesis ModeInteger
Tape & ReelNo
Thickness (mm)0.85
VCO Max Freq (MHz)2592
VCO Min Freq (MHz)1296
Width (mm)8
Xtal Freq (KHz)16 - 16
Xtal Inputs (#)1

描述

The 844S42I is a 3.3V compatible, PLL based clock synthesizer targeted for clock generation in high-performance instrumentation, networking and computing applications. Using either the serial (I2C) or parallel programming interface, the 844S42I enables the generation of clock frequencies in the range of 81MHz to 2592MHz. The internal crystal oscillator uses the external quartz crystal as the basis of its frequency reference. Alternatively, a LVCMOS compatible clock signal can be used as PLL reference signal. The devices uses an integer-N synthesizer architecture and is optimized for low-jitter generation. The VCO within the PLL operates over a range of 1296MHz to 2592MHz. Its output is scaled by a divider that is configured by either the I2C or parallel interfaces. The crystal oscillator frequency fXTAL, the PLL pre-divider P, the feedback-divider M and the PLL post-divider N determine the output frequency. The feedback path of the PLL is internal. The PLL post-dividers NA and NB are configured through either the I2C or the parallel interfaces, each can provide one of seven division ratios (1, 2, 3, 4, 6, 8, 16). This divider extends the performance of the part while providing a typical 50% duty cycle. The high-frequency outputs QA and QB are differential and are capable of driving a pair of transmission lines. The positive supply voltage for the internal PLL is separated from the power supply for the core logic and output drivers to minimize noise induced jitter. The serial interface is I2C compatible and provides read and write access to the internal PLL configuration registers. The lock state of the PLL is indicated by the LVCMOS-compatible LOCK_DT output. This device provides a clock enable control input that, when active (LOW), allows the outputs to switch normally, and when inactive (HIGH), places the outputs in a high impedance state. The 844S42I is packaged in a 8mm x 8mm 56-lead VFQFN package.