跳转到主要内容
JESD204B/C Clock Jitter Attenuator

封装信息

CAD 模型:View CAD Model
Pkg. Type:CABGA
Pkg. Code:BDG100
Lead Count (#):100
Pkg. Dimensions (mm):11.0 x 11.0 x 1.2
Pitch (mm):1

环境和出口类别

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)100
Carrier TypeTray
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)0
Qty. per Carrier (#)168
Pb (Lead) FreeYes
Pb Free Categorye1 SnAgCu
Temp. Range (°C)-40 to 85°C
Accepts Spread Spec InputNo
Adjustable PhaseYes
Advanced FeaturesHoldover, Phase Delay, Input Switching, JESD204B, Programmable Clock
Channels (#)1
Core Voltage (V)3.3V
DPLL Channels (#)0
Feedback Divider Resolution (bits)12
Fractional Output Dividers (#)0
Frequency Plan3686.4 / Output_Divider
Input Freq (MHz)30.72 - 2000
Input RedundancyHoldover, Input Switching, JESD204B, Phase Delay, Programmable Clock
Input Ref. Divider Resolution (bits)12
Input TypeLVDS, LVPECL
Inputs (#)4
JESD204B/C CompliantYes
Length (mm)11
Loop Bandwidth Range (Hz)20 - 100
MOQ168
Noise Floor (dBc/Hz)-160
Output Banks (#)5
Output Divider Resolution (bits)8
Output Freq Range (MHz)18.432 - 3686.4
Output Skew (ps)100
Output TypeLVDS, LVPECL
Output Voltage (V)3.3V
Outputs (#)18
PLLYes
Package Area (mm²)64
Phase Jitter Typ RMS (fs)65
Phase Jitter Typ RMS (ps)0.065
Phase Noise Supports GSMYes
Pitch (mm)1
Pkg. Dimensions (mm)11.0 x 11.0 x 1.2
Pkg. TypeCABGA
Ports (#)1
Product CategoryJESD204B/C
Prog. ClockYes
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Synthesis ModeInteger
Tape & ReelNo
Thickness (mm)1.2
Width (mm)11
Xtal Freq (KHz)30720 - 245760
已发布No

描述

The 8V19N491-36 is a fully integrated FemtoClock™ NG jitter attenuator and clock synthesizer. The device is designed as a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards. The device is optimized to deliver excellent phase noise performance as required in GSM, WCDMA, LTE, and LTE-A radio board implementations. The device supports JESD204B subclass 0 and 1 clocks. A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics. The second stage PLL locks on the VCXO-PLL output signal and synthesizes the target frequency.

The 8V19N491-36 supports the clock generation of high-frequency clocks from the selected VCO and low-frequency synchronization signals (SYSREF). SYSREF signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The four redundant inputs are monitored for activity. Four selectable clock switching modes are provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers, and phase adjustment capabilities are added for flexibility. The device is configured through a 3/4-wire SPI interface and reports lock and signal loss status in internal registers and via a lock detect (LOCK) output. Internal status bit changes can also be reported via the nINT output. The 8V19N491-36 is ideal for driving converter circuits in wireless infrastructure, radar/imaging, and instrumentation/medical applications.

For information regarding evaluation boards and material, contact your local sales representative.