跳转到主要内容

特性

  • 2 - 0.7 V HCSL differential output pairs
  • Phase jitter: PCIe Gen2 < 3.1 ps rms
  • Phase jitter: PCIe Gen1 < 86 ps peak to peak
  • Supports zero delay buffer mode and fanout mode
  • Bandwidth programming available
  • 33-110 MHz operation in PLL mode
  • 10-110 MHz operation in Bypass mode

描述

The 9DB102 zero-delay buffer supports PCI Express clocking requirements. The 9DB102 is driven by a differential SRC output pair from an IDT CK409/CK410-compliant main clock generator such as the 952601 or 954101. It attenuates jitter on the input clock and has a selectable PLL Band Width to maximize performance in systems with or without Spread- Spectrum clocking.

产品参数

属性
Diff. Outputs2
Diff. Output SignalingHCSL
Output Freq Range (MHz)99 - 101
Diff. Inputs1
Diff. Input SignalingHCSL
Accepts Spread Spec InputYes
Power Consumption Typ (mW)247
Supply Voltage (V)3.3 - 3.3
Output TypeHCSL
Diff. Termination Resistors8
Package Area (mm²)28.6
Battery BackupNo
Battery SealNo
CPU Supervisory Function PORNo
Crystal Frequency TrimmingNo
Frequency Out PinNo
Inputs (#)1
Input Freq (MHz)50 - 100
FunctionZero Delay Buffer
Input TypeHCSL
Output Banks (#)1
Core Voltage (V)3.3
Output Voltage (V)0.8

封装选项

Pkg. TypePkg. Dimensions (mm)Lead Count (#)Pitch (mm)
TSSOP6.5 x 4.4 x 1.0200.65

当前筛选条件