跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
19-output Differential Buffer For PCIe Gen3

封装信息

CAD 模型:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG72
Lead Count (#):72
Pkg. Dimensions (mm):10.0 x 10.0 x 1.0
Pitch (mm):0.5

环境和出口类别

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)72
Carrier TypeReel
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)2500
Qty. per Carrier (#)0
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Accepts Spread Spec InputYes
Advanced FeaturesHW PLL mode control, Multiple SMBus addresses
App Jitter CompliancePCIe Gen1, PCIe Gen2, PCIe Gen3
ArchitectureCommon
C-C Jitter Max P-P (ps)50
C-C Jitter Typ P-P (ps)25
Core Voltage (V)3.3
Diff. Input SignalingHCSL
Diff. Inputs1
Diff. Output SignalingHCSL
Diff. Outputs19
Diff. Termination Resistors76
Feedback InputNo
FunctionZero Delay Buffer
Input Freq (MHz)100
Input TypeHCSL
Inputs (#)1
Length (mm)10
MOQ2500
Output Banks (#)1
Output Freq Range (MHz)10 - 167
Output Skew (ps)150
Output TypeHCSL
Output Voltage (V)3.3
Outputs (#)19
PLLYes
Package Area (mm²)100
Phase Jitter Max RMS (ps)1
Phase Jitter Typ RMS (ps)0.6
Pitch (mm)0.5
Pkg. Dimensions (mm)10.0 x 10.0 x 1.0
Pkg. TypeVFQFPN
Power Consumption Typ (mW)1515
Product CategoryPCI Express Clocks
Prog. ClockNo
Prog. InterfaceSMBUS
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelYes
Thickness (mm)1
Width (mm)10

描述

The 9DB1933 zero-delay buffer supports PCIe Gen3 requirements, while being backwards compatible to PCIe Gen2 and Gen1. The 9DB1933 is driven by a differential SRC output pair from an IDT 932S421, 932SQ420, or equivalent, main clock generator. It attenuates jitter on the input clock and has a selectable PLL bandwidth to maximize performance in systems with or without Spread-Spectrum clocking.