跳转到主要内容
8-Output 3.3V PCIe Gen1-2-3 Zero Delay/Fanout Buffer

封装信息

CAD 模型:View CAD Model
Pkg. Type:SSOP
Pkg. Code:PVG48
Lead Count (#):48
Pkg. Dimensions (mm):15.9 x 7.5 x 2.3
Pitch (mm):0.64

环境和出口类别

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)48
Carrier TypeReel
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)1000
Qty. per Carrier (#)0
Package Area (mm²)119.3
Pitch (mm)0.64
Pkg. Dimensions (mm)15.9 x 7.5 x 2.3
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
Accepts Spread Spec InputYes
Advanced FeaturesHW PLL mode control
App Jitter CompliancePCIe Gen1, PCIe Gen2, PCIe Gen3
ArchitectureCommon
C-C Jitter Max P-P (ps)50
C-C Jitter Typ P-P (ps)25
Chipset NameBlackford, Clarksboro, Greencreek, Lindenhurst, Twincastle, San Clemente, Seaburg, Tylersburg
Clock Spec.DB800 Gen3
Core Voltage (V)3.3
Diff. Input SignalingHCSL
Diff. Inputs1
Diff. Output SignalingHCSL
Diff. Outputs8
Diff. Termination Resistors32
Feedback InputNo
FunctionZero Delay Buffer
Input Freq (MHz)50 - 100
Input TypeHCSL
Inputs (#)1
Length (mm)15.9
MOQ1000
Multiplication Value1
Output Banks (#)1
Output Freq Range (MHz)5 - 166.66
Output Skew (ps)50
Output TypeHCSL
Output Voltage (V)0.8
Outputs (#)8
PLLYes
Pkg. TypeSSOP
Platform NameBensley, Caneland, Glidewell, Lindenhurst, Truland, Stoakley, Thurley, Cranberry Lake
Power Consumption Typ (mW)528
Prog. ClockNo
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelYes
Thickness (mm)2.3
Width (mm)7.5
已发布No

描述

The 9DB833 zero delay buffer (ZDB) supports PCIe Gen3 requirements while being backward compatible with PCIe Gen2 and Gen1. The 9DB833 is driven by a differential SRC output pair from a 932S421 or 932SQ420 or equivalent main clock generator.