跳转到主要内容
QDRII/DDRII/ QDRII+/DDRII+ SRAM

封装信息

CAD 模型:View CAD Model
Pkg. Type:LBGA
Pkg. Code:pkg_6858
Lead Count (#):165
Pkg. Dimensions (mm):17 x 15 x 1.4
Pitch (mm):

环境和出口类别

RoHS (R1Q3A7236ABG-33IB0)英语日文
Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)
HTS (US)

产品属性

Pkg. TypeLBGA
Carrier TypeTray
ArchitectureQDR-II
Burst Length (Words)4
Data Width (bits)36000
Density (Kb)72000
Frequency (Max) (MHz)300
Lead CompliantYes
Lead Count (#)165
Length (mm)17
MIN Frequency (MHz)180
MOQ1
Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
Pkg. Dimensions (mm)17 x 15 x 1.4
Read Latency (Clock)1.5
Replacement ProductR1Q3A7236ABB-33IB1
Tape & ReelNo
Thickness (mm)1.4
Width (mm)15

描述

Support is limited to customers who have already adopted these products.

DDR II / II+ (Double Data Rate) SRAMs and QDR^(TM) II / II+ (Quad Data Rate) SRAMs are the ideal memory devices for next generation networking and communications systems. These ultra-fast devices can support high bandwidth systems that require memories capable of very high operating frequencies combined with low latencies and full cycle utilization. DDR SRAMs can provide double data rate (DDR) operation on each data pin in write or read cycles, thus the data is written or read twice every clock cycle. This provides for a significantly higher transfer rate than standard synchronous SRAM devices. In applications that require continuous read/write capability such as in look-up tables for network switches and routers, DDR SRAMs are an ideal solution. QDR SRAMs can provide double data rate (DDR) operation on each data pin through independently operated read and write ports, and can transfer four words of data on one clock cycle. This allows for bus contention to be virtually eliminated between the memory controller and the SRAM. The QDR SRAMs can support high end network switches, routers and other communication solutions. 。