跳转到主要内容

概览

描述

The RC22504A is a small, low-power timing component designed to be placed immediately adjacent to a PHY, switch, ASIC or FPGA that requires several reference clocks with jitter performance less than 100fs (max). The RC22504A can act as a frequency synthesizer to locally generate the reference clock or as a DCO for frequency margining or OTN clock applications.

特性

  • Jitter below 100fs RMS maximum (10Hz to 20MHz)
  • PLL core consists of fractional-feedback Analog PLL (APLL)
    • Operates from a 25MHz to 80MHz crystal or XO
    • APLL frequency independent of input / crystal frequency
    • Operates as a frequency synthesizer or Digitally Controlled Oscillator (DCO)
    • DCO has tuning granularity of < 1ppb
  • Programmable status output
  • 4 differential / 8 LVCMOS outputs
    • Any frequency from 10MHz to 1GHz (180MHz for LVCMOS)
    • Programmable output buffer supports HCSL (DC-coupled), LVDS/LVPECL/CML (AC-coupled) or two LVCMOS
    • Differential output swing is selectable: 400mV to 800mV
    • Output clock phase individually adjustable in 100ps steps
    • Output Enable input with programmable effect
  • Supports up to 1MHz I2C or up to 20MHz SPI serial processor port
  • Can configure itself automatically after reset via internal customer-definable One-Time Programmable (OTP) memory with up to four different configurations
  • 4 × 4 mm 24-VFQFPN package

产品对比

应用

文档

设计和开发

软件与工具

开发板与套件

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

模型

类型 文档标题 日期
模型 - IBIS ZIP 28 KB
1 项目
此为出厂可配置设备。试用自定义部件配置工具

产品选项

当前筛选条件

支持

支持社区

支持社区

在线询问瑞萨电子工程社群的技术人员,快速获得技术支持。
浏览常见问题解答

常见问题

浏览我们的知识库,了解常见问题的解答。
提交工单

提交工单

需要咨询技术性问题或提供非公开信息吗?

视频和培训

Demonstration of Renesas’ Lab on the Cloud virtual environment for FemtoClock®2 ultra-low phase noise synthesizer and jitter attenuator.