概览
描述
The XP is a quartz-based PLL clock oscillator family with <150fs phase jitter. It is ideal for enterprise-level equipment that demand very low noise, stable, and accurate timing/clock sources. The XP quartz-based PLL oscillator's key focus is on noise reduction technologies. Typical phase jitter is 120fs over 12kHz to 20MHz bandwidth. The devices are available in a wide frequency range from 15MHz to 2100MHz.
Short lead time, low noise, wide frequency range, excellent ambient performance, and very little engineering effort to incorporate this into your design make the XP family an excellent choice over conventional technologies. The XP family has stabilities as tight as ±25ppm for -40 °C to +85 °C and ±50ppm for -40 °C to +105 °C. This XP family provides extremely quick delivery for both standard and custom frequencies.
特性
- Frequency range: 15MHz to 2100MHz
- Output types: CML, LVDS, LVPECL, HCSL
- Phase jitter (12kHz to 20MHz): 120fs typical
- Supply voltage: 1.8V, 2.5V, or 3.3V
- Package options:
- 3.2mm × 2.5mm × 1.0mm
- 5.0mm × 3.2mm × 1.2mm
- 7.0mm × 5.0mm × 1.8mm
- Frequency stability: ± 25ppm
- Operating temperatures: -40 °C to +85 °C
- Frequency stability: ± 50ppm
- Operating temperatures: -40 °C to +105 °C
产品对比
应用
设计和开发
支持
资源
支持社区
-
N2L XPI例程内存映射模式读取数据错误
如图,读取数据前面几位都对,到第三位读出来就错了。使用IAR的memory窗口监控是正确的。 外部FLASH用的SOP-8的华邦W25Q。期待好心 ...
2025年7月10日 -
R2L1在Keil5下载报错 Insufficient RAM for Flash Algorithms !
... 面截图是JLINK配置图,采用官方的下载工具可以读出MCU配置和提取MCU固件数据,怀疑芯片锁死。 JLink Info: T-bit of XPSR is 0 but should be 1.
2022年12月1日 -
Can not run ble_adv example on Dialog 14681-pro kit
... FFFFFFFF, R7 = FFFFFFFF R8 = FFFFFFFF, R9 = FFFFFFFF, R10= FFFFFFFF, R11= FFFFFFFF R12= FFFFFFFF, R13= 07FE0428, MSP= 07FE0428, PSP= FFFFFFFC R14(LR) = FFFFFFFF, R15(PC) = 07F000D4 XPSR C1000000, APSR C0000000, EPSR 01000000, IPSR 00000000 CFBP 00000000, CONTROL 00, FAULTMASK 00, BASEPRI 00, PRIMASK 00 Reading all registers Read 4 bytes @ address ...
2016年11月16日
视频和培训
The XF and XP family of field-programmable clock oscillators (XOs) are optimized for use data centers, optical and wireline communication network, and industrial level equipment that demands very low noise, stable, and accurate timing/clock sources. These devices are single-output clock oscillators with an integrated resonator that utilizes a proprietary ASIC with a key focus on reduction in phase noise and phase jitter. Typical phase jitter is 120fs over 12kHz to 20MHz bandwidth. These chips are available in a wide frequency range from 15MHz to 2100MHz.
Related Resources