跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
VersaClock 3S Programmable Clock Generator
此为出厂可配置设备。
试用自定义部件配置工具

封装信息

CAD 模型:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG24
Lead Count (#):24
Pkg. Dimensions (mm):4.0 x 4.0 x 0.9
Pitch (mm):0.5

环境和出口类别

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)24
Carrier TypeTray
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)0
Qty. per Carrier (#)490
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
Advanced FeaturesProgrammable Clock, Reference Output, Spread Spectrum
App Jitter CompliancePCIe Gen1, PCIe Gen2, PCIe Gen3
ArchitectureCommon
C-C Jitter Typ P-P (ps)50
Core Voltage (V)3.3V
Diff. Output SignalingLP-HCSL, LVDS, LVPECL, LVCMOS
Diff. Outputs2
Family NameVersaClock 3S
FunctionGenerator
Input Freq (MHz)1 - 160
Input TypeCrystal, LVCMOS, LVPECL, LVDS, LP-HCSL
Inputs (#)1
Length (mm)4
Longevity2040 四月
MOQ490
NXP Processor FunctionMemory Clock, SerDes Clock, CPU/USB/Eth Clock
Output Banks (#)5
Output Freq Range (MHz)0.032768 - 500
Output Impedance100
Output TypeLVCMOS, LVPECL, LP-HCSL, LVDS
Output Voltage (V)1.8V, 2.5V, 3.3V
Outputs (#)7
Package Area (mm²)16
Phase Jitter Typ RMS (ps)3
Pitch (mm)0.5
Pkg. Dimensions (mm)4.0 x 4.0 x 0.9
Pkg. TypeVFQFPN
Power Consumption Typ (mW)50
Product CategoryVersaClock 3S, Automotive Timing, General Purpose Clocks, PCI Express Clocks, Programmable Clocks
Prog. ClockYes
Prog. InterfaceI2C, OTP
Reference OutputYes
Spread SpectrumYes
Supply Voltage (V)1.8 - 1.8, 2.5 - 2.5, 3.3 - 3.3
Tape & ReelNo
Thickness (mm)0.9
Width (mm)4
Xtal Freq (MHz)8 - 40
Xtal Inputs (#)1

描述

The 5P35023 is a VersaClock® programmable clock generator designed for low-power, consumer, and high-performance PCI Express applications. The 5P35023 device is a three-PLL architecture design, and each PLL is individually programmable and allows for up to five unique frequency outputs. The 5P35023 has built-in unique features such as Proactive Power Saving (PPS), Performance-Power Balancing (PPB), Overshot Reduction Technology (ORT), and Extreme Low Power DCO. An internal OTP memory allows the user to store the configuration in the device without programming after powering up, and then program the 5P35023 again through the I2C interface.

The device has programmable VCO and PLL source selection to allow the user to do power-performance optimization based on the application requirements. It also supports three single-ended outputs and two pairs of differential outputs that support LVCMOS, LVPECL, LVDS, and LPHCSL. A low-power 32.768kHz clock is supported with only less than 5μA current consumption for the system RTC reference clock.