跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
VersaClock 5 Low Power Programmable Clock Generator

封装信息

CAD 模型:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NDG20
Lead Count (#):20
Pkg. Dimensions (mm):3.0 x 3.0 x 1.0
Pitch (mm):0.4

环境和出口类别

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)20
Carrier TypeTray
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)0
Qty. per Carrier (#)624
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
Country of AssemblyTAIWAN
Country of Wafer FabricationSINGAPORE
Additive Phase Jitter Typ P-P (fs)0.7
Advanced FeaturesProgrammable Clock, Reference Output, Spread Spectrum
C-C Jitter Typ P-P (ps)46
Core Voltage (V)1.8V, 2.5V, 3.3V
Family NameVersaClock 5
Input Freq (MHz)1 - 350
Input TypeLVCMOS, LVPECL, LVDS, HCSL
Inputs (#)1
Length (mm)3
MOQ100
Output Banks (#)2
Output Freq Range (MHz)1 - 350
Output Skew (ps)75
Output TypeLVCMOS, LVPECL, HCSL, LVDS
Output Voltage (V)1.8V, 2.5V, 3.3V
Outputs (#)3
Package Area (mm²)9
Phase Jitter Max RMS (fs)1500
Phase Jitter Max RMS (ps)1.5
Phase Jitter Typ RMS (fs)700
Phase Jitter Typ RMS (ps)0.7
Pitch (mm)0.4
Pkg. Dimensions (mm)3.0 x 3.0 x 1.0
Pkg. TypeVFQFPN
Price (USD)$4.8121
Product CategoryVersaClock, Low Jitter Clocks (<700 fs RMS), General Purpose Clocks, Programmable Clocks
Prog. ClockYes
Prog. InterfaceI2C, OTP
Reference OutputYes
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Spread SpectrumYes
Tape & ReelNo
Thickness (mm)1
Width (mm)3
Xtal Inputs (#)0
已发布No

描述

The 5P49V5943 is a programmable clock generator intended for high-performance consumer, networking, industrial, computing, and data communications applications. Configurations may be stored in on-chip One-Time Programmable (OTP) memory or changed using the I2C interface. This is Renesas' fifth generation of programmable clock technology (VersaClock® 5). The frequencies are generated from a single input reference clock.

Two select pins allow up to four different configurations to be programmed and accessible using processor GPIOs or bootstrapping. The different selections may be used for different operating modes (full function, partial function, and partial power down), regional standards (US, Japan, Europe), or system production margin testing.