跳转到主要内容
LVCMOS Clock Generator

封装信息

CAD 模型:View CAD Model
Pkg. Type:PLCC
Pkg. Code:PLG28
Lead Count (#):28
Pkg. Dimensions (mm):11.5 x 11.5 x 3.63
Pitch (mm):1.27

环境和出口类别

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)28
Carrier TypeReel
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)500
Qty. per Carrier (#)0
Package Area (mm²)132.3
Pitch (mm)1.27
Pkg. Dimensions (mm)11.5 x 11.5 x 3.63
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
C-C Jitter Max P-P (ps)165
Core Voltage (V)3.3
Divider Value1, 2, 4, 8
Feedback Divider1 - 1, 2 - 2, 4 - 4, 8 - 8
Input Freq (MHz)2.5 - 100
Input TypeLVCMOS, LVTTL
Inputs (#)2
Length (mm)11.5
MOQ500
Output Banks (#)1
Output Freq Range (MHz)2.5 - 160
Output SignalingLVCMOS, LVTTL
Output Skew (ps)300
Output TypeLVCMOS, LVTTL
Output Voltage (V)3.3
Outputs (#)8
Pkg. TypePLCC
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelYes
Thickness (mm)3.63
VCO Max Freq (MHz)160
VCO Min Freq (MHz)20
Width (mm)11.5
已发布No

描述

The 870919I is an LVCMOS clock generator that uses an internal phase lock loop (PLL) for frequency multiplication and to lock the low-skew outputs to the selected reference clock. The device offers eight outputs. The PLL loop filter is completely internal and does not require external components. Several output configurations of the PLL feedback and a divide-by-2 (controlled by FREQ_SEL) allow applications to optimize frequency generation over a wide range of input reference frequencies. The PLL can also be disabled by the PLL_EN control signal to allow for low frequency or DC testing. The LOCK output asserts to indicate when phase-lock has been achieved. The 870919I device is a member of the HiperClocks family of high performance clock solutions from IDT.