跳转到主要内容

概览

描述

The 8P391208 low additive jitter 2:8 buffer is intended to take one or two reference clocks, select between them using a pin selection, and generate up to eight outputs that are the same as the reference frequency. The 8P391208 supports two output banks, each with its own power supply. All outputs in one bank would generate the same output frequency, and each bank can be individually controlled for output type or output enable. The device can operate over the -40 °C to +85 °C temperature range.

特性

  • Accepts input frequencies ranging from 1PPS (1Hz) to 700MHz (1GHz in 3.3V HCSL mode)
  • Two differential inputs support LVPECL, LVDS, LVHSTL, HCSL, or LVCMOS reference clocks
  • Generates 8 differential or 16 LVCMOS outputs
  • Outputs are arranged in two banks of four outputs each
  • Select pins control which input drives which of the two output banks
  • Controlled by 3-level input pins that are 3.3V-tolerant for all core voltages
  • Output type may be selected from LVPECL, LVDS, HCSL, or CML
  • Each bank supports a separate power supply of 3.3V, 2.5V, or 1.8V
  • CML outputs support two different voltage swings
  • Individual output enables and output type selection supported
  • Output noise floor of –153dBc/Hz at 156.25MHz
  • Core voltage supply of 3.3V, 2.5V, or 1.8V
  • -40 °C to +85 °C ambient operating temperature
  • Lead-free (RoHS 6) QFN-32 (5mm x 5mm) packaging

产品对比

应用

文档

设计和开发

模型

ECAD 模块

点击产品选项表中的 CAD 模型链接,查找 SamacSys 中的原理图符号、PCB 焊盘布局和 3D CAD 模型。如果符号和模型不可用,可直接在 SamacSys 请求该符号或模型。

Diagram of ECAD Models

产品选项

当前筛选条件

支持

支持社区

支持社区

在线询问瑞萨电子工程社群的技术人员,快速获得技术支持。
浏览常见问题解答

常见问题

浏览我们的知识库,了解常见问题的解答。
提交工单

提交工单

需要咨询技术性问题或提供非公开信息吗?

新闻和博客