特性
- Two 1:6, low skew, low additive jitter LVPECL fanout buffers
- Two differential clock inputs
- Differential pairs can accept the following differential input levels: LVDS and LVPECL
- Maximum input clock frequency: 2GHz
- Output bank skew: 12ps (typical)
- Propagation delay: 280ps (typical)
- Low additive phase jitter, RMS: fREF = 156.25MHz, VPP = 1V, 12kHz - 20MHz: 49fs (typical)
- Full 3.3V and 2.5V supply voltage modes
- Maximum device current consumption (IEE): 100mA (typical)
- Available in Lead-free (RoHS 6), 40-Lead VFQFN package
- -40°C to 85°C ambient operating temperature
- Supports case temperature ≤105°C operations
描述
The 8SLVP2106I is a high-performance differential dual 1:6 LVPECL fanout buffer. The device is designed for the fanout of high-frequency, very low additive phase-noise clock and data signals. The 8SLVP2106I is characterized to operate from a 3.3V and 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 8SLVP2106I ideal for those clock distribution applications demanding well-defined performance and repeatability. Two independent buffers with six low skew outputs each are available. The integrated bias voltage generators enables easy interfacing of single-ended signals to the device inputs. The device is optimized for low power consumption and low additive phase noise.
产品参数
属性 | 值 |
---|---|
Outputs (#) | 12 |
Inputs (#) | 2 |
Channels (#) | 2 |
Input Freq (MHz) | - |
Output Freq Range (MHz) | - |
Output Skew (ps) | 26 |
Adjustable Phase | No |
Noise Floor (dBc/Hz) | -162 |
Additive Phase Jitter Typ RMS (fs) | 42 |
Output Type | LVPECL |
Supply Voltage (V) | - , - |
Advanced Features | Dual Buffer |
105°C Max. Case Temp. | 1 |
封装选项
Pkg. Type | Pkg. Dimensions (mm) | Lead Count (#) | Pitch (mm) |
---|---|---|---|
VFQFPN | 6.0 x 6.0 x 0.9 | 40 | 0.5 |
当前筛选条件
筛选
软件与工具
样例程序
模拟模型
Description
Overview of IDT's 8LSVP (LVPECL) and 8SLVD (LVDS) families of low-jitter fanout buffers from IDT. Fanout buffers are a useful building block of many clock trees, providing signal buffering and multiple low-skew copies of the input signal. IDT's high-performance, low additive phase noise, differential clock fan-out buffers offer up to 2 GHz clock operation, low additive phase jitter (12kHz - 20MHz) of 50 to 100 femtoseconds RMS max, fast output rise & fall times (less than 150ps), and single and dual channel functions (dual: matched propagation delay). Presented by Baljit Chandhoke, Product Marketing Manager at Integrated Device Technology, Inc. To learn more about IDT's industry-leading portfolio of fanout buffers, visit Renesas's RF Buffer page.
Transcript