跳转到主要内容
瑞萨电子 (Renesas Electronics Corporation)
High Performance Communication Buffer

封装信息

CAD 模型:View CAD Model
Pkg. Type:SOIC
Pkg. Code:DCG8
Lead Count (#):8
Pkg. Dimensions (mm):4.9 x 3.9 x 1.5
Pitch (mm):1.27

环境和出口类别

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

产品属性

Lead Count (#)8
Carrier TypeTube
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)0
Qty. per Carrier (#)97
Package Area (mm²)19.1
Pitch (mm)1.27
Pkg. Dimensions (mm)4.9 x 3.9 x 1.5
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C
Accepts Spread Spec InputYes
Advanced FeaturesAccepts Spread Spec Input
C-C Jitter Max P-P (ps)200
Core Voltage (V)3.3
Input Freq (MHz)10 - 133
Input TypeLVCMOS
Inputs (#)1
Length (mm)4.9
MOQ291
Output Banks (#)1
Output Freq Range (MHz)10 - 133
Output Skew (ps)250
Output TypeLVCMOS
Output Voltage (V)3.3
Outputs (#)5
Pkg. TypeSOIC
Product CategoryZero Delay Buffers
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelNo
Thickness (mm)1.5
Width (mm)3.9

描述

The IDT91305 is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in communication systems operating at speeds from 10 to 133 MHz.

IDT91305 is a zero delay buffer that provides synchronization between the input and output. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than +/- 350 pS, the part acts as a zero delay buffer.

The IDT91305 comes in an eight pin 150 mil SOIC package. It has five output clocks. In the absence of REF input, will be in the power down mode. In this mode, the PLL is turned off and the output buffers are pulled low. Power down mode provides the lowest power consumption for a standby condition.